回答

收藏

IEEE论文 Three-Stage Large Capacitive Load Amplifier

其他 其他 428 人阅读 | 0 人回复 | 2022-09-05

Abstract—A novel damping-factor-control frequency compensation (DFCFC) technique is presented in this paper with detailed theoretical analysis. This compensation technique improves frequency response, transient response, and power supply rejection for amplifiers, especially when driving large capacitive loads.Moreover, the required compensation capacitors are small and can be easily integrated in commercial CMOS process.Amplifiers using DFCFC and nested Miller compensation (NMC) driving two capacitive loads, 100 and 1000 pF, were
fabricated using a 0.8-m CMOS process with Vtn = 0.72 V and Vtp = 0.75 V. For the DFCFC amplifier driving a 1000-pF load, a 1-MHz gain-bandwidth product, 51 phase margin, 0.33-V/s slew rate, 3.54-s settling time, and 426-W power consumption are obtained with integrated compensation capacitors. Compared to the NMC amplifier, the frequency and transient responses of the DFCFC amplifier are improved by one order of magnitude with insignificant increase on the power consumption.

three stage amp.pdf

266.69 KB, 下载次数: 0

分享到:
回复

使用道具 举报

您需要登录后才可以回帖 注册/登录

本版积分规则

关闭

站长推荐上一条 /3 下一条